# SiC Trench MOSFETs' Reliability under Short-Circuit Conditions

Subjects: Engineering, Electrical & Electronic Contributor: Yuan Zou

MOSFETs exhibit different failure modes at different DC bus voltages. For double trench SiC MOSFETs, the failure modes are gate fault at lower DC bus voltage and thermal runaway at higher DC bus voltage, while the failure modes for asymmetric trench SiC MOSFETs are soft failure and thermal runaway, respectively. The short-circuit withstand time (SCWT) of the asymmetric trench MOSFET is higher than that of the double trench MOSFET. The thermal and mechanical stresses inside the device during short-circuit test are simulated to explore the failure mechanism and reveal the impact of device structure on device reliability. Finally, a post-failure analysis was performed to verify the root cause of the equipment failure.

failure analysis

SiC trench MOSFET short-circuit failure mechanism

## 1. Introduction

Over the past few decades, wide-bandgap semiconductors like SiC have become more attractive compared to traditional silicon devices due to their high breakdown field, high thermal conductivity, and wide bandgap <sup>[1][2]</sup>. By now, iC devices such as Schottky diodes have been rapidly developed and are widely used commercially <sup>[3][4]</sup>. However, the short-circuit performance of SiC MOSFETs is still poor compared to Si-IGBTs. Due to their smaller area and higher power density, SiC MOSFETs have higher junction temperatures than Si-IGBTs and tend to suffer from thermal runaway <sup>[5][6][7][8]</sup>. In addition, the poor interface state problem of SiC MOSFETs can also lead to gate reliability issues, causing the device gate failure <sup>[9][10]</sup>.

As SiC material growth and device fabrication technologies have evolved, the structure of SiC MOSFETs has become increasingly sophisticated. Today, various commercial SiC MOSFETs with planar and trench gate structures from different manufacturers are available <sup>[11][12]</sup>. Compared to SiC planar gate MOSFETs, trench gate MOSFETs have higher power density and lower conduction resistance <sup>[13]</sup>. Although SiC trench MOSFETs have many advantages, their reliability needs further research due to the defects introduced during manufacturing process <sup>[14]</sup>. First, the inhomogeneity of oxidation during gate formation makes the oxide thickness at the sidewall and trench bottom inconsistent. The oxidation inconsistency increases the SiO2

/SiC surface roughness, and leads to local electric field concentration at the rough point. Hence, more charges are injected into the gate oxide, increases the charge through the gate oxide, shortening the time to dielectric breakdown <sup>[15][16]</sup>. Otherwise, threading dislocations (threading screw dislocations (TSDs) and threading edge dislocations (TEDs)) can cause significant leakage points in the device, which can severely degrade the

performance of the SiC device <sup>[1,7][18]</sup>. The second issue is the infamous interface state problem. In addition, SiC devices tend to be operated under high voltage conditions, which makes the gate oxide layer bear a high electric field. In response, different shielding methods have been proposed, such as double trench MOSFETs (DT-MOSFETs) and asymmetric trench MOSFETs (AT-MOSFETs) <sup>[19][20]</sup>. The short-circuit failure modes of DT-MOSFETs have been reported in some detail <sup>[21][22]</sup>, while the short-circuit reliability of AT-MOSFETs has been less studied. A comparison of the two devices' short-circuit reliability has been reported <sup>[23]</sup>, but it focuses more on the safe operating region and failure prediction regarding the device failure mode. The difference in the internal thermal and mechanical stress during the short-circuit process related to the difference in device structures has not been addressed.

## 2. Device Structure and Experiment Setup

#### 2.1. Device Structure

The short-circuit reliability of two 1200 V SiC commercial power trench MOSFETs manufactured by Rohm and Infineon, respectively, have been chosen as the devices under test (DUTs) <sup>[24][25]</sup>. The main electrical parameters of the devices have been listed in **Table 1**. **Figure 1** shows the cell structure of two devices. The structure parameters of the devices have been obtained by SEM and FIB, as shown in **Figure 2**. The doping concentrations of the device have been obtained by fitting the device characteristics (transfer curve, output curve, breakdown voltage, etc.) by the numerical simulation.



Figure 1. Cross-section images of the two trench MOSFETs. (a) DT-MOSFET. (b) AT-MOSFET.



Figure 2. Cross-section images of the two trench MOSFETs by FIB and SEM. (a) DT-MOSFET. (b) AT-MOSFET.

**Table 1.** Device rated parameters.

| Rated Parameters                       | Rohm (DT-MOSFET)       | Infineon (AT-MOSFET)   |
|----------------------------------------|------------------------|------------------------|
| V <sub>DS</sub>                        | 1200 V                 | 1200 V                 |
| $\mathrm{R}_{\mathrm{DS(on)}}$ (Typ. ) | 160 m $\Omega$         | 90 m $\Omega$          |
| $I_D$                                  | 17 A                   | 26 A                   |
| Power dissipation                      | 103 W                  | 115 W                  |
| Drive Voltage                          | 0 V/18 V               | 0 V/15–18 V            |
| Junction temperature                   | 175 °C                 | 175 °C                 |
| Active area                            | 3.1378 mm <sup>2</sup> | 3.0751 mm <sup>2</sup> |
| Package                                | TO-247N                | PG-T0247-3             |
| Orderable Part Number                  | SCT3160KLGC11          | IMW120R090M1HXKSA1     |

#### 2.2. Experiment Setup

**Figure 3** shows the short-circuit test circuit schematic diagram and the photograph of the test platform. To provide sufficient energy during the short-circuit, C1 consisted of six 50  $\mu$ F/1200 V capacitors [26]. In order to avoid device catastrophic failure, an IGBT [27] was employed as the solid-state circuit breaker. Initially, both the IGBT and the DUT were kept off. At first, S1 was turned on and the capacitor C1 was charged to a high voltage via a DC power supply. Afterwards, S1 was turned off and the short-circuit stress was applied to the DUT. The short-circuit pulse width was varied by controlling the gate signals of the IGBT and the DUT. The short-circuit capability of the device can be quantified by the short-circuit withstand time (SCWT), reflecting the maximum short-circuit time that the device can tolerate. After every single test, the device was cooled down to room temperature before the next test started to prevent the heat accumulation inside the devices.





# 3. Experiment Results

### 3.1. DT-MOSFET

**Figure 4** shows typical experimental short-circuit waveforms of SiC DT-MOSFETs with VDC = 300 V and VGS = 18 V/-3 V. When the device is turned on, internal parasitic parameters of the device and the test board cause a brief

overshoot on VGS and VDS. However, this overshoot does not affect the following short-circuit process <sup>[26]</sup>. The short circuit pulse width tsc was gradually increased to 28  $\mu$ s until the device reached the failure point, accompanied by a peak current value of 125 A and a VGS drop of 2.5 V. The anomaly only showed on the gate voltage waveform, manifested as a sudden increase of VGS (from –3 V to 0 V) after the device has been turned off for 7  $\mu$ s, whereby the drain-source voltage still maintained to DC bus voltage. This means that the gate and source terminals are shorted, while the drain-source body diode still has blocking capability. The measured waveforms indicate the gate failure mode <sup>[10][27][28]</sup>. The same result was demonstrated in the subsequent electrical inspection of the three terminals, as shown in **Table 2**.



Figure 4. Short-circuit failure waveforms for the SiC DT-MOSFETs at 300 V DC bus voltage.

| Table 2. DT-MOSFET: Measured resistances between electrodes before and | after tests. |
|------------------------------------------------------------------------|--------------|
|------------------------------------------------------------------------|--------------|

| Device State      | $R_{\mathrm{GS}}\left(\Omega ight)$ | $R_{\mathrm{DS}}\left(\Omega ight)$ | $R_{\mathrm{GD}}\left(\Omega ight)$ |
|-------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| fresh device      | >100 M                              | 1.529 M                             | >100 M                              |
| $V_{DS}$ at 300 V | 8.6                                 | >100 M                              | 84 k                                |
| $V_{DS}$ at 600 V | 3.36                                | 3.05                                | 2.36                                |

**Figure 5** shows the short-circuit waveforms of SiC DT-MOSFETs measured before the failure (a) and at the failure (b), when increasing the bus voltage to 600 V. Higher DC bus voltage leads to higher power dissipation, causing the SCWT to decrease to  $7 \mu$ 

s. When the device fails, the peak current value is about 135 A, accompanied by the VGS drop of about 1 V. It can be seen from **Figure 5**b that a significant trail current appears after the device is turned off, climbing up to 39 A. High junction temperature caused by high power consumption can significantly increase the carrier density. Therefore, the device cannot be completely shut down at the end of short-circuit operation <sup>[29]</sup>. The hole current is

the main cause of tail currents. Due to the existence of the tail current, more heat is generated, forming a positive feedback. If the tail current exceeds the threshold current to trigger the parasitic BJT, the hole density and the junction temperature will increase further and finally lead to thermal runaway <sup>[30]</sup>. As listed in **Table 2**, the resistance between the three terminals (RGS, RGD, and RDS) after the short-circuit test became quite low, revealing that all electrodes were shorted.





#### 3.2. AT-MOSFET

**Figure 6** shows typical experimental short-circuit waveforms of SiC AT-MOSFETs at 300 V DC bus voltages, and gate bias was set as VGS = 18 V/-3 V. Under the same conditions, the SiC AT-MOSFET shows better short-circuit performance than the DT-MOSFET (35 µs for AT-MOSFET, 28 µs for DT-MOSFET). However, the longer short-circuit time leads to more serious device damage. After withstanding a 35 µs short-circuit pulse, the device is no longer able to operate normally. First, the short-circuit current

drops to a dozen amps and shows an abnormal upward trend. In addition, the gate voltage is 9 V/-2 V even external 18 V/-3 V is applied. This indicates that a leakage path is formed between the gate and source, but they are not completely shorted, which is referred to as the soft failure. Devices have been previously reported to fail at low bus voltages due to gate-source SiO2 rupture [33]. Therefore, it can be inferred that the gradual accumulation of dielectric layer damage in AT-MOSFETs under prolonged short-circuit stress may be the root cause of soft failure. The device body diode is still able to carry 300 V. The results of the subsequent electrical inspection of the three terminals are shown in **Table 3**.



Figure 6. Short-circuit failure waveforms for the SiC AT-MOSFETs at 300 V DC bus voltage.

 Table 3. AT-MOSFET: Measured resistances between electrodes before and after tests.

| Device State      | $R_{\mathrm{GS}}\left(\Omega\right)$ | $R_{\mathrm{DS}}\left(\Omega\right)$ | $R_{\mathrm{GD}}\left(\Omega ight)$ |
|-------------------|--------------------------------------|--------------------------------------|-------------------------------------|
| fresh device      | >100 M                               | 1.529 M                              | >100 M                              |
| $V_{DS}$ at 300 V | 6.86                                 | 0.128 M                              | >100 M                              |
| $V_{DS}$ at 600 V | 3.36                                 | 3.12                                 | 2.54                                |

**Figure 7** shows short-circuit waveforms of SiC AT-MOSFETs at 600 V DC bus voltages, and gate bias was set as VGS = 18 V/-3 V. At higher bus voltage, the device is subjected to higher power dissipation and the AT-MOSFET exhibits a thermal runaway mode after a  $8.5 \mu \text{s}$  SC pulse. The performance is slightly better than that of DT-MOSFETs, but it is somewhat different from the thermal runaway mode of DT-MOSFETs. First, the thermal runaway of the AT-MOSFETs does not occur after the device is turned off, but during the period when the short-circuit stress is applied. A comparison with the last waveforms measured before failure shows that the current increases during the short-circuit pulse. For example, the drain current increased from 66 A to 78 A at 7  $\mu$ s. This indicates that a trailing current has occurred during the short-circuit pulse. As the junction temperature increases

further, the current value is sufficient to trigger the parasitic BJT before the device shuts down. Compared to the DT-MOSFETs, the higher power level of the AT-MOSFET results in a higher peak current than the DT-MOSFETs, making the junction temperature rise faster, thus causing the thermal runaway mode to be triggered before the device is turned off. The second point is that the gate-source voltage of the AT-MOSFETs exhibites anomalies during the short-circuit pulse. There is a gate voltage drop of about 4 V near the point of failure, indicating that a high leakage current is flowing across the gate resistance. This indicates that the gate degradation occurs also. However, the junction temperature rises rapidly due to the higher bus voltage, so that there is not enough time for the gate to be damaged seriously before the thermal runaway occurs. The electrical characteristics in **Table 3** also shows that all three terminals of the device are shorted together.



**Figure 7.** Short-circuit waveforms for the SiC AT-MOSFETs at 600 V DC bus voltage. (a) Last waveforms measured before failure and (b) at failure.

The results of SCWT and extracted Pmax comparison between DUTs are shown in **Figure 8**. The maximum power dissipated in the short-circuit test is higher because the AT-MOSFETs has a higher current rating than the DT-

MOSFETs. However, the survival time of DT-MOSFETs at different bus voltages are shorter than that of AT-MOSFETs, which needs further study.



Figure 8. SCWT and Extracted Pmax comparison of different DUTs under different conditions.

### References

- 1. She, X.; Huang, A.Q.; Lucía, Ó.; Ozpineci, B. Review of silicon carbide power devices and their applications. IEEE Trans. Ind. Electron. 2017, 64, 8193–8205.
- 2. Li, S.; Lu, S.; Mi, C.C. Revolution of Electric Vehicle Charging Technologies Accelerated by Wide Bandgap Devices. Proc. IEEE 2021, 109, 985–1003.
- Kumar, V.; Maan, A.S.; Akhtar, J. Barrier height inhomogeneities induced anomaly in thermal sensitivity of Ni/4H-SiC Schottky diode temperature sensor. J. Vac. Sci. Technol. B Nanotechnol. Microelectron. Mater. Process. Meas. Phenom. 2014, 32, 041203.
- 4. Kumar, V.; Verma, J.; Maan, A.; Akhtar, J. Epitaxial 4H–SiC based Schottky diode temperature sensors in ultra-low current range. Vacuum 2020, 182, 109590.
- 5. Cao, L.; Guo, Q.; Sheng, K. Comparative evaluation of the short circuit capability of SiC planar and trench power MOSFET. In Proceedings of the 2018 IEEE 2nd International Electrical and Energy Conference (CIEEC), Beijing, China, 4–6 November 2018; pp. 653–656.

- Cao, L.; Gao, Z.; Guo, Q.; Sheng, K. Experimental Investigations of SiC MOSFETs under Short-Circuit Operations. In Proceedings of the 2019 IEEE 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD), Shanghai, China, 19–23 May 2019; pp. 227–230.
- Wang, Z.; Shi, X.; Tolbert, L.M.; Wang, F.; Liang, Z.; Costinett, D.; Blalock, B.J. Temperaturedependent short-circuit capability of silicon carbide power MOSFETs. IEEE Trans. Power Electron. 2015, 31, 1555–1566.
- Romano, G.; Maresca, L.; Riccio, M.; d'Alessandro, V.; Breglio, G.; Irace, A.; Fayyaz, A.; Castellazzi, A. Short-circuit failure mechanism of SiC power MOSFETs. In Proceedings of the 2015 IEEE 27th International Symposium on Power Semiconductor Devices & IC's (ISPSD), Hong Kong, China, 10–14 May 2015; pp. 345–348.
- Boige, F.; Richardeau, F.; Trémouilles, D.; Lefebvre, S.; Guibaud, G. Investigation on damaged planar-oxide of 1200 V SiC power MOSFETs in non-destructive short-circuit operation. Microelectron. Reliab. 2017, 76, 500–506.
- 10. Liu, J.; Zhang, G.; Wang, B.; Li, W.; Wang, J. Gate failure physics of SiC MOSFETs under shortcircuit stress. IEEE Electron Device Lett. 2019, 41, 103–106.
- 11. CREE. Discrete Silicon Carbide MOSFETs. 2011. Available online: https://www.wolfspeed.com/products/power/sic-mosfets (accessed on 4 January 2022).
- Nakamura, R.; Nakano, Y.; Aketa, M.; Noriaki, K.; Ino, K. 1200 V 4H-SiC trench devices. In Proceedings of the PCIM Europe 2014; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, Nuremberg, Germany, 20–22 May 2014; VDE: Nuremberg, Germany, 2014; pp. 1–7.
- 13. Baliga, B.J. Fundamentals of Power Semiconductor Devices; Springer Science & Business Media: Berlin, Germany, 2008.
- 14. Nguyen, T.T.; Ahmed, A.; Thang, T.V.; Park, J.H. Gate Oxide Reliability Issues of SiC MOSFETs Under Short-Circuit Operation. IEEE Trans. Power Electron. 2015, 30, 2445–2455.
- 15. Pappis, D.; Zacharias, P. Failure modes of planar and trench SiC MOSFETs under single and multiple short circuits conditions. In Proceedings of the 2017 IEEE 19th European Conference on Power Electronics and Applications (EPE'17 ECCE Europe), Warsaw, Poland, 11–14 September 2017; p. P.1.
- Kutsuki, K.; Murakami, Y.; Watanabe, Y.; Onishi, T.; Yamamoto, K.; Fujiwara, H.; Ito, T. Effect of surface roughness of trench sidewalls on electrical properties in 4H-SiC trench MOSFETs. Jpn. J. Appl. Phys. 2018, 57, 04FR02.
- 17. Fiorenza, P.; Alessandrino, M.; Carbone, B.; Di Martino, C.; Russo, A.; Saggio, M.; Venuto, C.; Zanetti, E.; Giannazzo, F.; Roccaforte, F. Understanding the role of threading dislocations on 4H-

SiC MOSFET breakdown under high temperature reverse bias stress. Nanotechnology 2020, 31, 125203.

- 18. Claeys, C.; Simoen, E.; Put, S.; Giusi, G.; Crupi, F. Impact strain engineering on gate stack quality and reliability. Solid-State Electron. 2008, 52, 1115–1126.
- 19. Nakamura, T.; Nakano, Y.; Aketa, M.; Nakamura, R.; Mitani, S.; Sakairi, H.; Yokotsuji, Y. High performance SiC trench devices with ultra-low ron. In Proceedings of the 2011 IEEE International Electron Devices Meeting, Washington, DC, USA, 5–7 December 2011; pp. 26.5.1–26.5.3.
- 20. Peters, D.; Basler, T.; Zippelius, B.; Aichinger, T.; Bergner, W.; Esteve, R.; Kueck, D.; Siemieniec, R. The new CoolSiC<sup>™</sup> trench MOSFET technology for low gate oxide stress and high performance. In Proceedings of the PCIM Europe 2017 International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, Nuremberg, Germany, 16–18 May 2017; VDE: Nuremberg, Germany, 2017; pp. 1–7.
- 21. Wei, J.; Liu, S.; Tong, J.; Zhang, X.; Sun, W.; Huang, A.Q. Understanding Short-Circuit Failure Mechanism of Double-Trench SiC Power MOSFETs. IEEE Trans. Electron Devices 2020, 67, 5593–5599.
- Namai, M.; An, J.; Yano, H.; Iwamuro, N. Experimental and numerical demonstration and optimized methods for SiC trench MOSFET short-circuit capability. In Proceedings of the 2017 IEEE 29th International Symposium on Power Semiconductor Devices and IC's (ISPSD), Sapporo, Japan, 28 May–1 June 2017; pp. 363–366.
- 23. Deng, X.; Li, X.; Li, X.; Zhu, H.; Xu, X.; Wen, Y.; Sun, Y.; Chen, W.; Li, Z.; Zhang, B. Short-Circuit Capability Prediction and Failure Mode of Asymmetric and Double Trench SiC MOSFETs. IEEE Trans. Power Electron. 2020, 36, 8300–8307.
- 24. ROHM. SCT3160KLGC11 Datasheet. 2018. Available online: https://fscdn.rohm.com/en/products/databook/datasheet/discrete/sic/mosfet/sct3160kl-e.pdf (accessed on 12 November 2021).
- Infineon. IMW120R090M1HXKSA1 Datasheet. 2020. Available online: https://www.infineon.com/dgdl/Infineon-IMW120R090M1H-DataSheet-v02\_02-EN.pdf (accessed on 12 November 2021).
- 26. Vishay. MKP1848C Datasheet. 2021. Available online: https://www.vishay.com/docs/26015/mkp1848cdclink.pdf (accessed on 4 January 2022).
- 27. Onsemi. FGL40N120AN Datasheet. 2007. Available online: https://www.onsemi.com/products/discrete-power-modules/igbts/fgl40n120an (accessed on 4 January 2022).
- 28. Wang, J.; Jiang, X.; Li, Z.; Shen, Z.J. Short-circuit ruggedness and failure mechanisms of Si/SiC hybrid switch. IEEE Trans. Power Electron. 2018, 34, 2771–2780.

- 29. Sadik, D.P.; Colmenares, J.; Lim, J.K.; Bakowski, M.; Nee, H.P. Comparison of Thermal Stress During Short-Circuit in Different Types of 1.2-kV SiC Transistors Based on Experiments and Simulations. IEEE Trans. Ind. Electron. 2020, 68, 2608–2616.
- Peters, D.; Siemieniec, R.; Aichinger, T.; Basler, T.; Esteve, R.; Bergner, W.; Kueck, D. Performance and ruggedness of 1200V SiC—Trench—MOSFET. In Proceedings of the 2017 IEEE 29th International Symposium on Power Semiconductor Devices and IC's (ISPSD), Sapporo, Japan, 28 May–1 June 2017; pp. 239–242.
- Romano, G.; Fayyaz, A.; Riccio, M.; Maresca, L.; Breglio, G.; Castellazzi, A.; Irace, A. A comprehensive study of short-circuit ruggedness of silicon carbide power MOSFETs. IEEE J. Emerg. Sel. Top. Power Electron. 2016, 4, 978–987.
- 32. Riccio, M.; d'Alessandro, V.; Romano, G.; Maresca, L.; Breglio, G.; Irace, A. A temperaturedependent SPICE model of SiC Power MOSFETs for within and out-of-SOA simulations. IEEE Trans. Power Electron. 2017, 33, 8020–8029.
- Okawa, M.; Aiba, R.; Kanamori, T.; Yano, H.; Iwamuro, N.; Harada, S. Experimental and numerical investigations of short-circuit failure mechanisms for state-of-the-art 1.2 kV SiC trench MOSFETs. In Proceedings of the 2019 IEEE 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD), Shanghai, China, 19–23 May 2019; pp. 167–170.

Retrieved from https://encyclopedia.pub/entry/history/show/50549