# Single-Phase Fault Tolerant Multilevel **Inverters Topologies**

Subjects: Engineering, Electrical & Electronic

Contributor: Haroon Rehman, Mohd Tarig, Adil Sarwar, Waleed Alhosaini, Md Alamgir Hossain, Salem Mohammed Batiyah

Multilevel inverters (MLIs) are used in a variety of industrial applications in high- and medium-voltage systems. The modularity, high-power output from medium voltages, and low harmonic content are some of the advantages of MLIs. The reliability of MLIs is guite important. The reliability is affected by different kinds of faults occurring in the MLIs. In MLI circuits, switching devices are the most vulnerable components and have a major involvement in all types of faults. As an outcome, it is necessary to take proper corrective action in the event of a fault.

fault tolerant fault-tolerant multilevel inverter reduced device count

## 1. Introduction

Multilevel inverters are gaining importance in medium-voltage and high-power industrial applications <sup>[1][2]</sup>. The three MLI topologies, i.e., cascaded H-bridge (CHB), neutral point clamped (NPC), and flying capacitor (FC), are included in classical MLI topologies <sup>[3][4]</sup>. MLIs find applications in standalone or grid-connected PV systems <sup>[5][6][7]</sup> <sup>[8]</sup>, pumped storage power plants <sup>[9]</sup>, active power filters <sup>[10][11]</sup>, flexible AC transmission systems (FACTSs) <sup>[12]</sup>, variable frequency drives <sup>[13]</sup>, high-voltage DC (HVDC) system <sup>[14][15]</sup>, etc.

## 2. Single-Phase FT MLIs

## 2.1. TP1 and TP2

Other authors modified a cross-connected-sources-based MLI (CCS-MLI) and T-type MLI for FT operation in [16] by connecting switches S<sub>1</sub> and S<sub>2</sub>, respectively. Both MLIs are single-phase five-level inverters. A phase opposition disposition sinusoidal PWM (POD-SPWM) scheme is employed for generating switching pulses in both the topologies. Both the topologies use the SA FT solution for fault tolerance.

The topology TP1, i.e., modified CCS-MLI, comprises two DC sources, one bidirectional switch (S<sub>1</sub>), and six unidirectional switches. It can generate only three levels for a single-switch OC fault in faulty conditions. This topology can tolerate a single-switch OC fault in the circuit with a loss of levels. A lower number of switches is the merit of the topology. The limitations of topology are the inability to tolerate multiple-switch faults and decreased output voltage levels under post-fault conditions.

The topology TP2, i.e., modified T-type inverter, comprises two DC sources, two bidirectional switches ( $T_1$  and  $S_2$ ), and four unidirectional switches. It can generate three or five levels for a single-switch OC fault in faulty conditions. The topology can tolerate a single-switch OC fault in the circuit with a loss of levels. A lower number of switches is the merit of the topology. The limitations of topology are the inability to tolerate multiple-switch faults and decreased output voltage levels under post-fault conditions.

### 2.2. TP3 and TP4

Other authors modified a single-phase five-level Packed U-Cell MLI (PUC-MLI) and single-phase seven-level symmetrical and asymmetrical MLI topology for FT operation in <sup>[17]</sup> by connecting switches  $S_1$  and  $S_2$ , and  $R_1$  and  $R_2$ , respectively. A level-shifted SPWM (LS-SPWM) scheme is employed for generating switching pulses in both topologies. Both topologies use the SA FT solution for fault tolerance.

The topology TP3, i.e., modified PUC MLI, comprises one DC source, one capacitor, and eight unidirectional switches. It can generate three or five levels for a single-switch OC fault in a faulty condition. This topology can tolerate a single-switch OC fault in the circuit with a loss of levels. A smaller number of switches is the merit of the topology. The limitations of topology are the inability to tolerate multiple-switch faults and decreased output voltage levels under post-fault conditions.

The topology TP4, i.e., modified symmetrical and asymmetrical MLI, comprises two DC sources, two capacitors, three bidirectional switches, and six unidirectional switches. Switches ( $S_1$ ,  $R_1$ , and  $R_2$ ) are bidirectional switches. It can generate five levels for a single-switch OC fault in a faulty condition. This topology can tolerate a single-switch OC fault in the circuit with a loss of levels. A smaller number of switches is the merit of the topology. The limitations of topology are the use of bidirectional switches, the inability to tolerate multiple-switch faults, and decreased output voltage levels under post-fault conditions.

## 2.3. TP5

A single-phase five-level FT MLI topology (TP5) is proposed in <sup>[18]</sup>. The authors added a redundant leg to the fullbridge NPC inverter topology to make it FT. TP5 has a main inverter and a redundant leg. TP5 comprises two DC sources, four diodes, four fuses, and fourteen unidirectional switches. The LS-SPWM scheme is used for generating the gating pulses in the topology. The topology uses the LA FT solution for fault tolerance. This topology is able to generate voltage levels by using the same or a smaller number of switching devices (IGBTs). The efficiency achieved in the post-fault condition is the same or even higher than in the pre-fault condition. The topology tolerates SC faults by using fewer fuses compared to other topologies. The topology can handle single and multiple OC and SC switch faults in one or two legs of the main inverter circuit. The merits of the topology include no use of bidirectional switches, fewer conducting switches in post-fault conditions, and the preservation of all output voltage levels for all single and multiple (two switches) switch faults. No utilization of redundant legs' switches under healthy conditions is the limitation of the topology.

#### 2.4. TP6

Another single-phase five-level FT MLI topology (TP6) is proposed in <sup>[3]</sup>. The authors combined a conventional flying capacitor (FC) leg, cascaded H-bridge (CHB) leg, and active neutral point clamped (ANPC) leg to develop FT topology. TP6 has a main inverter and a redundant leg. It comprises one DC source, one capacitor, and twelve unidirectional switches. The LS-SPWM scheme is employed for generating switching pulses in the topology. The topology uses the LA FT solution for fault tolerance. The topology has the ability to tolerate single- and multiple-switch OC faults in the circuit. The merits of topology include no use of bidirectional switches, the efficiency achieved in post-fault conditions being the same as the healthy operation, preservation of the output power in the faulty condition same as in the healthy conditions is the limitation of the topology. The topology was used in <sup>[19]</sup> for more electric aircraft applications.

## 2.5. TP7

A single-phase nine-level FT MLI topology (TP7) is proposed in <sup>[20]</sup>. The FT MLI consists of the main inverter and the redundant leg. The main inverter is composed of two three-level flying capacitor legs. TP7 comprises two DC sources, two capacitors, and sixteen unidirectional switches.

The phase-disposition SPWM (PD-SPWM) scheme is employed for generating switching pulses in the topology. The topology uses the LA FT solution for fault tolerance. The topology does not include any bidirectional switches. The topology can generate voltage levels under single and multiple OC faults while preserving output power both in healthy and post-fault operations. The merits of this topology include the efficiency achieved in post-fault conditions being higher as compared with the healthy operation, the ability to tolerate single- and multiple-switch OC and SC faults, and the self-balancing of the flying capacitor voltage both in healthy and post-fault operation. No utilization of redundant legs' switches under healthy conditions is the limitation of the topology.

## 2.6. TP8 and TP9

A single-phase five-level FT MLI topology is proposed in <sup>[21]</sup>. Two topologies are proposed in the publication. In the first topology (TP8), there is a loss of levels in output voltage after a fault; this is termed partial fault tolerance. In the second topology (TP9), there is no loss of levels in output voltage after a fault; this is termed complete fault tolerance. The LS-SPWM scheme is employed for generating switching pulses in both topologies. TP8 and TP9 use IHR and LA FT solutions, respectively, for fault tolerance.

The first part of the publication discusses the partial solution to the faults since there are losses of levels. TP8 comprises one DC source, one capacitor, two diodes, one bidirectional switch, and six unidirectional switches. This partial solution topology can be generalized for any number of levels by cascading basic topology. The topology achieves the self-balancing of the capacitor voltage both in healthy and faulty operation. The capacitor voltage ripples increase under post-fault operation. This topology can tolerate all single-switch OC and SC faults in the circuit with loss of levels. The merits of the topology include the self-balancing of the capacitor voltage under faulty conditions, 100% utilization of all switches under healthy conditions, and FT MLI can be extended by cascading

similar units depending upon the number of output voltage levels needed. The use of bidirectional switches, the inability to preserve all output voltage levels for all single-switch faults, the increase in capacitor voltage ripples under post-fault operating conditions, and the inability to tolerate multiple-switch faults are the limitations of the topology.

The second part of the publication discusses the complete solution to the faults since there is no loss of levels. TP9 has a main inverter and a redundant leg. It consists of one DC source, one capacitor, two diodes, three bidirectional switches, and eight unidirectional switches. The topology TP9 achieves the self-balancing of the capacitor voltage both in healthy and faulty operation. The capacitor voltage ripples under post-fault operation remain the same as in pre-fault operation. The topology can tolerate all single-switch OC and SC faults in the circuit without loss of levels. The redundant legs' switches are only utilized in the case of a fault. The merits of the topology include the self-balancing of the capacitor voltage under faulty conditions, no increase in capacitor voltage ripples under post-fault operating conditions, and the preservation of all output voltage levels for all single-switch faults. The use of bidirectional switches, higher cost, no utilization of redundant legs' switches under healthy conditions, higher number of conducting switches under post-fault condition (hence it results in higher switching power loss under post-fault condition), and inability to tolerate multiple-switch faults are the limitations of the topology.

#### 2.7. TP10

An FT MLI topology (TP10) presented in <sup>[22]</sup> by modifying the FT MLI topology given in <sup>[21]</sup>. The authors added a novel redundant leg to the main inverter. TP10 consists of one DC source, one capacitor, two diodes, one bidirectional switch, and twelve unidirectional switches. The circuit of topology.

The LS-SPWM scheme is employed for generating switching pulses in the topology. TP10 uses the LA FT solution for fault tolerance. The main inverter has a drawback of lesser post-fault efficiency as compared to pre-fault efficiency. This limitation is solved by proposing a novel redundant leg. The novel redundant leg provides an overload-current-sharing characteristic, which is absent in the original topology. It is capable of working at reduced voltage levels if a switch fault occurs. It can tolerate single-switch OC faults with preserved power. Overload-current-handling capability by utilizing redundant legs' switches under healthy conditions is the merit of the topology. The limitations of the topology include a higher number of conducting switches under post-fault conditions (hence, it results in higher switching power loss under post-fault conditions).

#### 2.8. TP11

A single-phase five-level FT MLI topology (TP11) is proposed in <sup>[23]</sup>. The topology TP11 is capable of tolerating OC and SC faults for single and multiple switches. TP11 comprises one DC source, one capacitor, two diodes, four fuses, and twelve unidirectional switches. It consists of a main inverter and a redundant leg. The main inverter topology is constructed by using the legs of conventional three-level neutral point clamped inverter and three-level flying capacitor inverter. The redundant leg is constructed by using a conventional three-level cascaded H-bridge

(CHB) inverter. The LS-SPWM scheme is employed for generating switching pulses in the topology. TP11 uses the LA FT solution for fault tolerance. The main feature of the topology is to tolerate single- and multiple-switch faults, no matter whether they are OC or SC faults. The merits of the topology include inherent capacitor voltage balancing under both single-switch and multiple-switch faults; multiple-switch faults tolerance for any pair, triplet, or quadruple of switches; and output power will remain to preserve post-fault, similar to pre-fault output power. Decreased voltage levels (leading to higher harmonic distortions of the output voltage waveform) and no utilization of redundant legs' switches under healthy operation are the limitations of the topology.

#### 2.9. TP12

A single-phase five-level FT MLI (TP12) is proposed in <sup>[24]</sup>. The authors named it DITHB, i.e., developed inverter with two half-bridges. TP12 comprises two DC sources and nine unidirectional switches. The LS-SPWM scheme is employed for generating switching pulses in the topology. TP12 uses the IHR FT solution for fault tolerance. In faulty conditions, the topology can generate three levels for a single-switch OC fault. This topology can tolerate a single-switch OC fault in the circuit with a loss of levels. A higher number of conducting switches under healthy and faulty conditions is the limitation of the topology. The following are the merits of the topology:

- It has switching states which can bring two sources in parallel. Due to this advantage, it is possible to maintain power in post-fault similar to the pre-fault power.
- Single unit can be connected in series depending upon the number of output voltage levels required.

#### 2.10. TP13

A single-phase thirteen-level FT MLI (TP13) is proposed in <sup>[25]</sup>. TP13 comprises three DC sources, three bidirectional switches, and six unidirectional switches. The nearest level control PWM (NLC-PWM) scheme is employed for generating switching pulses in the topology. TP13 uses the SA FT solution for fault tolerance. This topology can tolerate a single-switch OC fault in the circuit with a loss of levels. The merit of the topology includes the ability to tolerate all single-switch OC faults. The limitations of the topology include a higher number of bidirectional switches and the inability to tolerate multiple-switch faults.

#### 2.11. TP14

The authors of another study modified a single-phase nine-level cascaded H-bridge (CHB) inverter with an asymmetrical configuration for fault tolerance in <sup>[26]</sup>. TP14 comprises two DC sources and ten unidirectional switches. A hybrid modulation technique comprising NLC and LS-PWM is employed for generating switching pulses in the topology. TP14 uses the SA FT solution for fault tolerance. It can tolerate switch OC faults. It utilizes two redundant switches,  $R_1$  and  $R_2$ , to provide fault tolerance under faulty conditions. The merit of the topology includes the ability to tolerate all single-switch OC faults. The inability to tolerate all multiple-switch OC and SC faults is the limitation of the topology.

#### 2.12. TP15 and TP16

A generalized single-phase FT MLI is proposed in <sup>[27]</sup>. It can work in symmetric and asymmetric modes. When all the sources are equal, the mode of operation is called symmetric, whereas when sources are different, the mode of operation is called asymmetric. TP15 and TP16 comprise four DC sources and twelve unidirectional switches. The modified level-shifted carrier PWM (LSCPWM) scheme is used for generating the gating pulses in the topology. Both topologies use the IHR FT solution for fault tolerance. The proposed topology can tolerate single- and multiple-switch OC and SC faults. The proposed topology can operate under both symmetric and asymmetric modes. The proposed topology can generate higher voltage levels with respect to its modular structure. The switches  $R_{1a}$  and  $R_{a2}$  operate only in the case of switch  $R_1$  and  $R_2$  failure. The ability to tolerate both source and/or switches faults and the ability to extend topology depending upon the number of output voltage levels requirement are the merits of the topology. No utilization of switches  $R_{1a}$  and  $R_{a2}$  under healthy operation is the limitation of the topology.

#### 2.13. TP17

A single-phase five-level FT MLI (TP17) is proposed in <sup>[8]</sup>. TP17 comprises two DC sources, two diodes, one bidirectional switch, and six unidirectional switches. The phase-disposition sinusoidal PWM (PD-SPWM) scheme is employed for generating switching pulses in the topology. The topology uses the SA FT solution for fault tolerance. If a fault occurs in the source and/or switch, the topology can generate three voltage levels instead of five levels. The output voltage magnitude reduces after the fault. Therefore, to maintain the rated output voltage, a transformer is used. The merits of the topology are as follows:

- TP17 topology is capable of tolerating faults caused by the failure of the source.
- TP17 reduces the uneven charging of batteries that is caused to partial shading or hotspots on one side of the PV panels due to energy-balancing between sources.

The limitations of the topology are as follows:

- Use of bidirectional switch.
- Inner leg switches in the NPC leg are not FT.
- Implementation of center-tapped transformer.

#### 2.14. TP18

A single-phase nine-level FT MLI topology (TP18) is proposed in <sup>[28]</sup>. TP18 comprises two DC sources, one capacitor, three bidirectional switches, and six unidirectional switches.

The PD-SPWM scheme is used for generating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. The topology can generate nine levels, using three bidirectional and six unidirectional switches and a capacitor under healthy operation. It does not need any redundant leg or extra switches. It is capable of working at reduced voltage levels if a switch fault occurs. The merits of the topology include 100% utilization of all switches in healthy condition, and the switching scheme proposed in the work achieves the natural capacitor voltage balancing without any external circuit. The use of a higher number of bidirectional switches is the limitation of the topology.

#### 2.15. TP19

A single-phase five-level FT MLI (TP19) is proposed in <sup>[29]</sup>. The proposed inverter topology is capable of tolerating both OC and SC faults on all single switches and some multiple switches. TP19 comprises two DC sources, nine fuses, three bidirectional switches, and six unidirectional switches. The LS-SPWM scheme is used for generating the gating pulses in the topology. The topology uses the SA FT solution for fault tolerance. The switches  $A_6$  and  $A_7$ operate only under FT operation. A fast-acting switch is used in series with each switch to detect SC faults. The controller sees a short circuit as an open circuit and provides separate operations for OC and SC faults. The merits of the topology include the ability to tolerate both OC and SC faults and the ability to provide rated output voltage and power under any switch fault. The use of a higher number of bidirectional switches and no utilization of switches  $A_6$  and  $A_7$  under healthy conditions are the limitations of the topology.

#### 2.16. TP20

A single-phase nine-level FT MLI topology (TP20) is proposed in <sup>[30]</sup>. TP20 comprises two DC sources, two capacitors, three bidirectional switches, and six unidirectional switches. The LS-SPWM scheme is used for generating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. The topology is unable to provide rated output voltage and power in some faults. A smaller number of conducting switches under post-fault conditions is the merit of the topology. The use of a higher number of bidirectional switches and the inability to tolerate fault on the bidirectional switch connected between the capacitor and load terminal are the limitations of the topology <sup>[20][31]</sup>.

#### 2.17. TP21

A single-phase eleven-level FT MLI topology (TP21) is proposed in <sup>[32]</sup>. TP21 comprises three DC sources, three bidirectional switches, and six unidirectional switches. The publication deals only with OC faults. The switches  $A_8$  and  $A_9$  work only under faulty conditions. The NLC-PWM scheme is employed for generating switching pulses in the topology. The topology uses the SA FT solution for fault tolerance. The ability to tolerate all single-switch OC faults and some multiple-switch OC faults is the merit of the topology. The use of bidirectional switches, no utilization of switches  $A_8$  and  $A_9$  under healthy conditions, and the inability to tolerate SC faults are the limitation of the topology.

#### 2.18. TP22

A fifteen-level FT MLI topology (TP22) is proposed in <sup>[33]</sup>, TP22 comprises four DC sources, one bidirectional switch, and ten unidirectional switches. This FT MLI topology does not utilize additional hardware components to create redundancy for FT operation. It utilizes inherent hardware redundancy for fault tolerance. It is able to tolerate all single-switch OC faults. A combination of nearest level modulation (NLM) and selective harmonic elimination (SHE) is employed for generating switching pulses in the topology. The topology uses the IHR FT solution for fault tolerance. The merit of the topology includes 100% utilization of all switches under healthy conditions. The use of a higher number of DC sources is the limitation of the topology.

### 2.19. TP23

Other authors proposed a five-level FT MLI topology (TP23) in <sup>[34]</sup> by modifying a five-level modified PUC (MPUC5) inverter topology. Three redundant switches ( $A_7$ ,  $A_8$ , and  $A_9$ ) are added to the original MPUC5. TP23 comprises two DC sources and nine unidirectional switches. This topology can tolerate all single-switch OC faults. The NLC-PWM scheme is used for generating the gating pulses in the topology. The topology uses the SA FT solution for fault tolerance. The use of a smaller number of switches is the merit of the topology. The limitations of the topology include the inability to tolerate SC faults and multiple-switch faults.

## 2.20. TP24 and TP25

The authors in <sup>[35]</sup> proposed FT MLI topologies (TP24 and TP25). Topologies TP24 and TP25 comprise four DC sources and twelve unidirectional switches. Two switches,  $A_{7r}$  and  $A_{8r}$ , are used as redundant switches. It can generate 9 levels and 17 levels of waveform depending upon the values of DC sources. The topology TP24 generates nine levels with  $V_{dc1} = V_{dc2} = V_{dc3} = V_{dc4} = V$  in the symmetric mode of operation. The topology TP25 generates 17 levels with  $V_{dc1} = V_{dc2} = V$ , and  $V_{dc3} = V_{dc4} = 3V$  in the asymmetric mode of operation. It can tolerate all single- and multiple-switch OC faults. The modified LSCPWM scheme is used for generating the gating pulses in the topology. TP24 and TP25 use the IHR FT solution for fault tolerance. The merit of the topology includes its lower total standing voltage (*TSV*). The inability to tolerate the SC fault on all switches is the limitation of the topology.

#### 2.21. TP26

A single-phase five-level FT MLI is proposed in <sup>[36]</sup>. It comprises two DC sources, two bidirectional switches, and four unidirectional switches. The POD-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. The topology can tolerate OC single-switch faults in all switches and some OC double-switch faults. The topology can be generalized for the "N" number of levels. This FT MLI topology can be used in solar-based charging station applications. The topology is used in <sup>[37]</sup> for wave power plant applications. The merit of the topology includes 100% utilization of all switches under healthy conditions. The use of bidirectional switches is the limitation of the topology.

## 2.22. TP27 and TP28

A single-phase seven-level FT MLI is proposed in <sup>[38]</sup>. It comprises three DC sources, five bidirectional switches, and five unidirectional switches. The topology is modular in nature. It can be generalized for the "N" number of levels. The seven-level FT MLI can be modified and made into a nine-level FT MLI by adding a module consisting of one DC source, one bidirectional switch, and one unidirectional source. The POD-SPWM scheme is used for creating the gating pulses in the topology. TP28 uses the IHR FT solution for fault tolerance. The topology can tolerate OC single- and double-switch faults in switches and OC and SC faults in sources. The modular nature and ability to extend the topology for the "N" number of output voltage levels are the benefits of this topology.

#### 2.23. TP29

A single-phase FT MLI is proposed in <sup>[39]</sup> for multi-string photovoltaic (PV) applications. It consists of two H-bridges and comprises four DC sources, two bidirectional switches, and ten unidirectional switches. This topology can synthesize a nine-level output voltage under symmetric conditions ( $V_1 = V_2 = V_3 = V_4 = V/4$ ). This topology can synthesize a thirteen-level output voltage under asymmetric conditions ( $V_1 = V_2 = V_3 = V_4 = V/4$ ). This topology can SPWM scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. In the event of partial shading of PV panels, TP29 is capable of energy balancing between sources.

#### 2.24. TP30

A single-phase seven-level FT MLI is proposed in <sup>[40]</sup>. It comprises three DC sources, two bidirectional switches, and eight unidirectional switches. The NLC-PWM technique is employed for generating the switching pulses in the topology. The topology uses the IHR FT solution for fault tolerance. The topology can be extended to the "N" number of output voltage levels. It can tolerate single-switch OC faults on switches.

#### 2.25. TP31

A single-phase nine-level FT MLI is proposed in <sup>[41]</sup>. It comprises four DC sources, three bidirectional switches, and six unidirectional switches. The POD-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the SA FT solution for fault tolerance. It can tolerate single- and multiple-switch OC faults.

#### 2.26. TP32

A single-phase five-level FT MLI is proposed in <sup>[42]</sup>. It comprises two DC sources, two bidirectional switches, and four unidirectional switches. The NLC-PWM technique is employed for generating the switching pulses in the topology. The topology uses the IHR FT solution for fault tolerance. The topology can be extended to the "N" number of output voltage levels. TP32 can tolerate OC/SC faults in sources. It can also tolerate all single OC faults and some multiple OC faults in switches.

#### 2.27. TP33

A single-phase FT MLI is proposed in <sup>[43]</sup>. It comprises three DC sources, four bidirectional switches, and four unidirectional switches. This topology can synthesize a seven-level output voltage under symmetric conditions (same DC sources) and term it TP33A. This topology can synthesize a thirteen-level output voltage under asymmetric conditions (different DC sources) and term it TP33B. The NLC-PWM technique is employed for generating the switching pulses in the topology. The topology uses the IHR FT solution for fault tolerance. The topology can be extended to the "N" number of output voltage levels. TP33 can tolerate OC faults in all switches. A higher number of bidirectional switches is the limitation of this topology.

#### 2.28. TP34

A single-phase seven-level FT MLI is proposed in <sup>[44]</sup>. It comprises three DC sources and eight unidirectional switches. A sine wave reference with an inverted sine carrier pulse generation scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. It can tolerate all single-switch OC faults.

#### 2.29. TP35

A single-phase five-level FT MLI is proposed in <sup>[45]</sup>. It comprises a single DC source, two capacitors, two bidirectional switches, and four unidirectional switches. The POD-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. TP35 can tolerate all single-switch OC faults. It can also tolerate any OC fault occurring in any leg of the H-bridge. This topology also achieves the self-balancing of the DC-link capacitors.

#### 2.30. TP36

A single-phase seven-level FT MLI is proposed in <sup>[46]</sup>. It comprises two DC sources, two capacitors, three bidirectional switches, and six unidirectional switches. The LS-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the SA FT solution for fault tolerance. TP36 can tolerate all single-switch OC faults. This topology also achieves the self-balancing of the DC-link capacitors.

#### 2.31. TP37

A single-phase fifteen-level FT MLI is proposed in <sup>[47]</sup>. It comprises a single DC source, eight capacitors, six bidirectional switches, and twenty-four unidirectional switches. The NLM-PWM scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. TP37 can boost the input voltage seven times according to the concept of a switch capacitor. This topology can tolerate both OC and SC faults on single and multiple switches. This topology also achieves the self-balancing of the DC-link capacitors. The requirement of a single DC source is the merit of the topology.

#### 2.32. TP38

A single-phase nine-level FT MLI is proposed in <sup>[48]</sup>. It comprises four DC sources, two bidirectional switches, and eight unidirectional switches. POD-SPWM and NLC-PWM schemes are used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. TP38 can tolerate all single-switch OC faults. The requirement of a higher number of DC sources is the limitation of the topology.

#### 2.33. TP39

A single-phase nine-level FT MLI is proposed in <sup>[49]</sup>. It comprises two DC sources, two capacitors, four bidirectional switches, and six unidirectional switches. The LS-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the SA FT solution for fault tolerance. TP39 achieves self-voltage balancing of DC-link capacitors under healthy and faulty conditions. The topology can tolerate both single-switch and multiple-switch faults. The use of a higher number of bidirectional switches is the limitation of the topology.

#### 2.34. TP40

A single-phase five-level FT MLI topology is proposed in <sup>[50]</sup>. The authors added a redundant leg to the conventional five-level NPC inverter to make it FT. The topology has a main inverter and a redundant leg. It comprises a single DC source, six diodes, two capacitors, and fourteen unidirectional switches. The LS-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the LA FT solution for fault tolerance. TP40 can tolerate both single-switch and multiple-switch OC and SC faults.

#### 2.35. TP41

A single-phase seven-level FT MLI is proposed in <sup>[51]</sup>. It comprises three DC sources, six relays, two bidirectional switches, and four unidirectional switches. The NLC-PWM technique is employed for generating the switching pulses in the topology. The topology uses the IHR FT solution for fault tolerance. TP41 can tolerate all single-switch OC faults.

#### 2.36. TP42

A single-phase five-level FT MLI is proposed in <sup>[52]</sup>. It comprises two DC sources, one bidirectional switch, and six unidirectional switches. The LS-PWM scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. TP42 can tolerate all single-switch OC faults.

#### 2.37. TP43

A single-phase nine-level FT MLI topology is proposed in <sup>[53]</sup>. The topology has a main inverter and a redundant leg. It comprises two DC sources, two capacitors, three bidirectional switches, and six unidirectional switches. The LS-SPWM scheme is employed for generating switching pulses in the topology. The topology uses the LA FT solution for fault tolerance. TP43 can tolerate all single-switch OC faults.

#### 2.38. TP44

A single-phase five-level FT MLI is proposed in <sup>[54]</sup>. It comprises two DC sources, two relays, one bidirectional switch, and four unidirectional switches. Using relays, it is possible to bypass faulty switches and create symmetrical output voltages under faulty conditions. The LS-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance. TP44 can tolerate all single-switch OC faults.

#### 2.39. TP45

A single-phase nine-level FT MLI is proposed in <sup>[55]</sup>. TP45 is the modified form of the topology that is proposed in <sup>[56]</sup>. It comprises two DC sources, two capacitors, and thirteen unidirectional switches. The LS-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the IHR FT solution for fault tolerance.

#### 2.40. TP46

A single-phase nine-level FT MLI topology is proposed in <sup>[57]</sup> for PV applications. The topology has the main inverter and the redundant leg. It comprises three DC sources, seven fuses, three bidirectional switches, and six unidirectional switches. A fast-acting fuse is connected to each switch in the main inverter. The LS-SPWM scheme is employed for generating switching pulses in the topology. The topology uses the LA FT solution for fault tolerance. TP46 can tolerate single- and multiple-switch OC and SC faults.

## **3. Single-Phase FT MLIs Based on Module**

#### 3.1. TP47 and TP48

The authors of another study modified the CHB MLI and provided fault tolerance through their proposed scheme in <sup>[58]</sup>. The circuit of the single-phase seven-level FT MLI (TP47) (symmetric CHB, i.e.,. The circuit of the single-phase fifteen-level FT MLI (TP48) (asymmetric CHB, i.e.,. This MLI topology consists of three CHB cells connected in cascade and one load-side H-bridge cell. The fault is removed by two relays. Each cell has one normally open (NO) and one normally closed (NC) conductor of each relay. The load-side H-bridge cell has two normally open (NO) and two normally closed (NC) conductors of each relay. The authors proposed an FT scheme for this MLI. The cascaded full-bridge CHB cells reconfigure to cascaded half-bridge CHB cells when the first fault occurs. The cascaded half-bridge CHB cells reconfigure to series-connected dc sources when a second fault occurs. This is the basic principle of this FT scheme. TP47 and TP48 use MB FT solution for fault tolerance.

The merits of the topology include the use of a smaller number of relays, low voltage stress exerted on healthy switches in case of fault, and utilization of all dc voltage sources under post-fault conditions. The limitations of the topology are as follows:

- Load side CHB cannot be made FT with fewer devices 3.
- Cannot generate pre-fault power after multiple-switch faults <sup>[20]</sup>.

#### 3.2. TP49

An FT structure and control scheme for CHB MLI are presented in <sup>[59]</sup>. Each CHB module has four relays. The topology uses MB FT solution for fault tolerance. In any module's switch fault (OC or SC fault), the proposed control scheme eliminates the defected module from the circuit. The MLI continues the power supply with reduced voltage levels, with the remaining healthy modules. The merit of the topology includes the ability to tolerate both OC and SC switch faults. The limitations of the topology are as follows:

- High voltage stress is exerted on healthy switches in case of fault [58].
- Higher conduction losses.
- Higher cost.

#### 3.3. TP50 and TP51

Other authors proposed a three-phase hybrid CHB FT MLI by adding an X-CHB inverter to the CHB inverter in <sup>[60]</sup>. The proposed three-phase inverter can generate an "N" number of levels. TP50 and TP51 use MB FT solution for fault tolerance. If a switch fault occurs in any H-bridge cell, the faulty H-bridge cell is bypassed and provides power from the remaining H-bridge cells and X-CHB cell. The proposed topology continues to deliver power at pre-fault voltage levels in case of OC or SC switch faults. It also provides self-balancing capacitor voltage. Battery energy storage systems (BESSs) and uninterrupted power systems are good examples of industrial applications that can utilize the topology. The merits of the topology include the ability to tolerate OC or SC faults and the ability to extend topology to an "N" number of levels. A higher device count is the limitation of the topology.

#### 3.4. TP52

A single-phase thirteen-level FT MLI is proposed in <sup>[61]</sup>. The topology consists of three modified CHB bridge modules. Each module comprises two DC sources and six unidirectional switches. One module always acts as a redundant module. Overall, the topology comprises six DC sources and eighteen unidirectional switches. The thirteen-level output is synthesized by two modules, whereas the faulty module is bypassed. The LS-SPWM scheme is used for creating the gating pulses in the topology. The topology uses the MB FT solution for fault tolerance. All the modules are equally used during normal operation. TP52 can tolerate single-switch OC and SC faults.

#### 3.5. TP53

A single-phase seven-level FT MLI is proposed in <sup>[62]</sup>. It comprises three DC sources, sixteen relays, and twelve unidirectional switches. During faulty operation, relays are used to reroute conducting paths. It is important to note that  $T_{S1}$  to  $T_{S7}$  are single-pole, single-throw (SP-ST) relays, and  $T_{D1}$  to  $T_{D9}$  are single-pole, double-throw (SP-DT) relays <sup>[62]</sup>. The PD-SPWM scheme is used for creating the gating pulses in the topology. The topology uses MB FT

solution for fault tolerance. When one module is faulty, the faulty module is isolated, and the faulty module's source is connected in series with one of the sources of healthy modules. If one module becomes faulty, the TP53 can continue to provide the same output voltage waveform and amplitude, as it did in the pre-fault operation. The use of a large number of relays is the drawback of this topology.

## References

- Salem, A.; Van Khang, H.; Robbersmyr, K.G.; Norambuena, M.; Rodriguez, J. Voltage Source Multilevel Inverters with Reduced Device Count: Topological Review and Novel Comparative Factors. IEEE Trans. Power Electron. 2021, 36, 2720–2747.
- Kouro, S.; Malinowski, M.; Gopakumar, K.; Pou, J.; Franquelo, L.G.; Wu, B.; Rodriguez, J.; Perez, M.A.; Leon, J.I. Recent Advances and Industrial Applications of Multilevel Converters. IEEE Trans. Ind. Electron. 2010, 57, 2553–2580.
- 3. Nistane, T.J.; Sahu, L.K.; Jalhotra, M.; Gautam, S.P. Single and multiple switch fault-tolerance capabilities in a hybrid five-level inverter topology. IET Power Electron. 2020, 13, 1257–1266.
- Bana, P.R.; Panda, K.P.; Naayagi, R.T.; Siano, P.; Panda, G. Recently Developed Reduced Switch Multilevel Inverter for Renewable Energy Integration and Drives Application: Topologies, Comprehensive Analysis and Comparative Evaluation. IEEE Access 2019, 7, 54888–54909.
- 5. Daher, S.; Schmid, J.; Antunes, F.L.M. Multilevel Inverter Topologies for Stand-Alone PV Systems. IEEE Trans. Ind. Electron. 2008, 55, 2703–2712.
- Xiao, B.; Hang, L.; Mei, J.; Riley, C.; Tolbert, L.M.; Ozpineci, B. Modular Cascaded H-Bridge Multilevel PV Inverter with Distributed MPPT for Grid-Connected Applications. IEEE Trans. Ind. Appl. 2015, 51, 1722–1731.
- Zhang, X.; Zhao, T.; Mao, W.; Tan, D.; Chang, L. Multilevel Inverters for Grid-Connected Photovoltaic Applications: Examining Emerging Trends. IEEE Power Electron. Mag. 2018, 5, 32– 41.
- 8. Madhukar Rao, A.; Sivakumar, K. A Fault-Tolerant Single-Phase Five-Level Inverter for Grid-Independent PV Systems. IEEE Trans. Ind. Electron. 2015, 62, 7569–7577.
- Joseph, A.; Chelliah, T.R. A Review of Power Electronic Converters for Variable Speed Pumped Storage Plants: Configurations, Operational Challenges, and Future Scopes. IEEE J. Emerg. Sel. Top. Power Electron. 2018, 6, 103–119.
- Hoon, Y.; Radzi, M.A.M.; Hassan, M.K.; Mailah, N.F. Operation of Three-Level Inverter-Based Shunt Active Power Filter Under Nonideal Grid Voltage Conditions with Dual Fundamental Component Extraction. IEEE Trans. Power Electron. 2018, 33, 7558–7570.

- 11. Varschavsky, A.; Dixon, J.; Rotella, M.; Moran, L. Cascaded Nine-Level Inverter for Hybrid-Series Active Power Filter, Using Industrial Controller. IEEE Trans. Ind. Electron. 2010, 57, 2761–2767.
- 12. Soto, D.; Green, T. A comparison of high-power converter topologies for the implementation of FACTS controllers. IEEE Trans. Ind. Electron. 2002, 49, 1072–1080.
- 13. Nair, R.N.; Gopakumar, K.; Franquelo, L.G. A Very High Resolution Stacked Multilevel Inverter Topology for Adjustable Speed Drives. IEEE Trans. Ind. Electron. 2018, 65, 2049–2056.
- Ghat, M.B.; Shukla, A. A New H-Bridge Hybrid Modular Converter (HBHMC) for HVDC Application: Operating Modes, Control, and Voltage Balancing. IEEE Trans. Power Electron. 2018, 33, 6537–6554.
- 15. Jung, J.-J.; Cui, S.; Lee, J.-H.; Sul, S.-K. A New Topology of Multilevel VSC Converter for a Hybrid HVDC Transmission System. IEEE Trans. Power Electron. 2017, 32, 4199–4209.
- 16. Dewangan, N.K.; Gupta, S.; Gupta, K.K. Approach to synthesis of fault tolerant reduced device count multilevel inverters (FT RDC MLIs). IET Power Electron. 2019, 12, 476–482.
- 17. Kumar, D.; Nema, R.K.; Gupta, S. Investigation of fault-tolerant capabilities of some recent multilevel inverter topologies. Int. J. Electron. 2021, 108, 1957–1976.
- 18. Aly, M.; Ahmed, E.M.; Shoyama, M. A New Single-Phase Five-Level Inverter Topology for Single and Multiple Switches Fault Tolerance. IEEE Trans. Power Electron. 2018, 33, 9198–9208.
- Rehman, H.; Iqbal, H.; Tariq, M.; Sarwar, A.; Sarfraz, M.; Gupta, G.M.; Maswood, A.I. Fault Tolerant Operation in Multilevel Inverter for More Electric Aircraft. In Proceedings of the 2022 2nd International Conference on Emerging Frontiers in Electrical and Electronic Technologies (ICEFEET), Patna, India, 24–25 June 2022; pp. 1–6.
- Chappa, A.; Gupta, S.; Sahu, L.K.; Gupta, K.K. A Fault-Tolerant Multilevel Inverter Topology with Preserved Output Power and Voltage Levels Under Pre- and Postfault Operation. IEEE Trans. Ind. Electron. 2021, 68, 5756–5764.
- 21. Gautam, S.P.; Kumar, L.; Gupta, S.; Agrawal, N. A Single-Phase Five-Level Inverter Topology with Switch Fault-Tolerance Capabilities. IEEE Trans. Ind. Electron. 2017, 64, 2004–2014.
- 22. Sadanala, C.; Pattnaik, S.; Singh, V.P. Fault tolerant architecture of an efficient five-level multilevel inverter with overload capability characteristics. IET Power Electron. 2020, 13, 368–376.
- 23. Jalhotra, M.; Sahu, L.K.; Gupta, S.; Gautam, S.P. Highly Resilient Fault-Tolerant Topology of Single-Phase Multilevel Inverter. IEEE J. Emerg. Sel. Top. Power Electron. 2021, 9, 1915–1922.
- 24. Dewangan, N.K.; Tailor, T.K.; Agrawal, R.; Bhatnagar, P.; Gupta, K.K. A multilevel inverter structure with open circuit fault-tolerant capability. Electr. Eng. 2021, 103, 1613–1628.

- 25. Siddique, M.D.; Rawa, M.; Mekhilef, S.; Shah, N.M. A new cascaded asymmetrical multilevel inverter based on switched dc voltage sources. Int. J. Electr. Power Energy Syst. 2021, 128, 106730.
- 26. Sarwar, M.I.; Sarwar, A.; Farooqui, S.A.; Tariq, M.; Fahad, M.; Beig, A.R.; Alamri, B. A Hybrid Nearest Level Combined with PWM Control Strategy: Analysis and Implementation on Cascaded H-Bridge Multilevel Inverter and its Fault Tolerant Topology. IEEE Access 2021, 9, 44266–44282.
- 27. Prasadarao, K.V.S.; Peddapati, S.; Naresh, S. A New Fault-Tolerant MLI—Investigating Its Skipped Level Performance. IEEE Trans. Ind. Electron. 2022, 69, 1432–1442.
- 28. Chappa, A.; Gupta, S.; Sahu, L.K.; Gupta, K.K. Resilient multilevel inverter topology with improved reliability. IET Power Electron. 2020, 13, 3384–3395.
- 29. Saketi, S.K.; Chaturvedi, P.; Yadeo, D.; Atkar, D. Loss study and reliability analysis of a new reconfigurable fault-tolerant multilevel inverter topology. IET Power Electron. 2020, 13, 4291–4303.
- 30. Jalhotra, M.; Kumar, L.; Gautam, S.P.; Gupta, S. Development of fault-tolerant MLI topology. IET Power Electron. 2018, 11, 1416–1424.
- 31. Reddy, K.N.; Pradabane, S. Modified H-bridge inverter based fault-tolerant multilevel topology for open-end winding induction motor drive. IET Power Electron. 2019, 12, 2810–2820.
- 32. Fahad, M.; Tariq, M.; Sarwar, A.; Modabbir, M.; Zaid, M.; Satpathi, K.; Hussan, R.; Tayyab, M.; Alamri, B.; Alahmadi, A. Asymmetric Multilevel Inverter Topology and Its Fault Management Strategy for High-Reliability Applications. Energies 2021, 14, 4302.
- 33. Fahad, M.; Alsultan, M.; Ahmad, S.; Sarwar, A.; Tariq, M.; Khan, I.A. Reliability Analysis and Fault-Tolerant Operation in a Multilevel Inverter for Industrial Application. Electronics 2021, 11, 98.
- 34. Asif, M.; Tariq, M.; Sarwar, A.; Hussan, R.; Ahmad, S.; Mihet-Popa, L.; Mohamed, A.S.N. A Robust Multilevel Inverter Topology for Operation under Fault Conditions. Electronics 2021, 10, 3099.
- 35. Peddapati, S.; Prasadarao, K.V.S. A New Fault-Tolerant Multilevel Inverter Structure with Reduced Device Count and Low Total Standing Voltage. IEEE Trans. Power Electron. 2022, 37, 8333–8344.
- Maddugari, S.K.; Borghate, V.B.; Sabyasachi, S.; Karasani, R.R. A fault tolerant cascaded multilevel inverter topology for open circuit faults in switches. In Proceedings of the 2017 IEEE Transportation Electrification Conference, ITEC-India, Pune, India, 13–15 December 2017; pp. 1– 5.
- Maddugari, S.K.; Borghate, V.B.; Sabyasachi, S.; Karasani, R.R. A Linear-Generator-Based Wave Power Plant Model Using Reliable Multilevel Inverter. IEEE Trans. Ind. Appl. 2019, 55, 2964– 2972.

- 38. Kumar, M.S.; Borghate, V.B.; Karasani, R.R.; Sabyasachi, S.; Suryawanshi, H.M. A fault-tolerant modular multilevel inverter topology. Int. J. Circuit Theory Appl. 2018, 46, 1028–1043.
- Airineni, M.R.; Bhimireddy, P.R.; Sahoo, M.; Keerthipati, S. A multi-string fault-tolerant multilevel inverter configuration for off-grid photovoltaic applications. Int. Trans. Electr. Energy Syst. 2021, 31, e12803.
- 40. Choupan, R.; Golshannavaz, S.; Nazarpour, D.; Barmala, M. A new structure for multilevel inverters with fault-tolerant capability against open circuit faults. Electr. Power Syst. Res. 2019, 168, 105–116.
- 41. Kumar, V.; Singh, S.; Jain, S. A Reduced Switch Count Symmetric T-type Multilevel Inverter with Single and Multiple Switch Open Circuit Fault Tolerant Capabilities. IETE J. Res. 2022, 1–23.
- 42. Maddugari, S.K.; Borghate, V.B.; Sabyasachi, S. A reliable and efficient single-phase modular multilevel inverter topology. Int. J. Circuit Theory Appl. 2019, 47, 718–737.
- 43. Soni, N.; Borghate, V.B.; Maddugari, S.K.; Ambhore, D.; Sabyasachi, S. A Simple Fault Tolerant Multilevel Inverter Topology. In Proceedings of the 2018 8th IEEE India International Conference on Power Electronics (IICPE), Jaipur, India, 13–15 December 2018.
- 44. Sulake, N.R.; Pranupa, S.; Indira, M.S. Cross Connected Source based Reduced Switch Count Multilevel Inverter Topology with Fault Tolerance. In Proceedings of the 2019 Global Conference for Advancement in Technology (GCAT), Bangalore, India, 18–20 October 2019.
- 45. Kumar, D.; Nema, R.K.; Gupta, S. Development of a novel fault-tolerant reduced device count Ttype multilevel inverter topology. Int. J. Electr. Power Energy Syst. 2021, 132, 107185.
- 46. Kumar, D.; Nema, R.K.; Gupta, S. Development of fault-tolerant reduced device version with switched-capacitor based multilevel inverter topologies. Int. Trans. Electr. Energy Syst. 2021, 31, e12893.
- 47. Hassani, M.; Azimi, E.; Khodaparast, A.; Adabi, J.; Pouresmaeil, E. Fault-Tolerant Operation Strategy for Reliability Improvement of a Switched-Capacitor Multilevel Inverter. IEEE Trans. Ind. Electron. 2022, 69, 9916–9926.
- 48. Kumar, V.; Singh, S.; Jain, S. Fault Tolerant T-Type Cross Connected Source Nine Level Inverter. In Proceedings of the PIICON 2020—9th IEEE Power India International Conference, Sonepat, India, 28 February–1 March 2020.
- 49. Jalhotra, M.; Gautam, S.P.; Kumar, L.; Gupta, S. Single and multi switch fault tolerant topology of multi level inverter. In Proceedings of the 2018 IEEE International Conference on Power, Instrumentation, Control and Computing, PICC 2018, Thrissur, India, 18–20 January 2018.
- 50. Ponnada, G.N.; Babu, C.S.; Satyanarayana, S.; Biswas, S.S. Fault Detection and Tolerance of a Hybrid Five Level Inverter. Iran. J. Sci. Technol. Trans. Electr. Eng. 2021, 45, 895–904.

- 51. Maddugari, S.K.; Borghate, V.B.; Sabyasachi, S.; Sanjeevini, G. A Reliable Fault Tolerant Inverter. In Proceedings of the 2020 IEEE 1st International Conference on Smart Technologies for Power, Energy and Control, STPEC, Nagpur, India, 25–26 September 2020.
- 52. Kumar, M.S.; Borghate, V.B.; Sabyasachi, S. A Generalized Fault Tolerant Multilevel Inverter for Switch Open-Circuit Faults. In Proceedings of the 2018 IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES, Chennai, India, 18–21 December 2018.
- Manik; Gautam, S.P.; Kumar, L.; Gupta, S.; Chander, A.H. Reliability Analysis of a Novel Fault Tolerant Multilevel Inverter Topology. In Proceedings of the IECON 2018—44th Annual Conference of the IEEE Industrial Electronics Society, Washington, DC, USA, 21–23 October 2018; pp. 1460–1465.
- 54. Saketi, S.K.; Chaturvedi, P.; Yadeo, D. A New Fault Tolerant Single Phase 5-Level Inverter Topology. In Proceedings of the India International Conference on Power Electronics, IICPE, Jaipur, India, 13–15 December 2018.
- 55. Dewangan, N.; Jalhotra, M.; Sahu, L.K.; Gautam, S.P.; Gupta, S. Fault Tolerant Analysis of Single Phase Multilevel Inverter. In Proceedings of the 2018 IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES, Chennai, India, 18–21 December 2018.
- 56. Zamiri, E.; Vosoughi, N.; Hosseini, S.H.; Barzegarkhoo, R.; Sabahi, M. A New Cascaded Switched-Capacitor Multilevel Inverter Based on Improved Series–Parallel Conversion with Less Number of Components. IEEE Trans. Ind. Electron. 2016, 63, 3582–3594.
- 57. Kumar, D.; Nema, R.K.; Gupta, S.; Nema, S.; Dewangan, N.K. A New Fault-Tolerant Multilevel Inverter Topology with Enhanced Reliability for PV Application. Arab. J. Sci. Eng. 2022, 47, 14841–14858.
- 58. Jahan, H.K.; Panahandeh, F.; Abapour, M.; Tohidi, S. Reconfigurable Multilevel Inverter with Fault-Tolerant Ability. IEEE Trans. Power Electron. 2018, 33, 7880–7893.
- Haji-Esmaeili, M.M.; Naseri, M.; Khoun-Jahan, H.; Abapour, M. Fault-tolerant structure for cascaded H-bridge multilevel inverter and reliability evaluation. IET Power Electron. 2017, 10, 59– 70.
- 60. Mhiesan, H.; Wei, Y.; Siwakoti, Y.P.; Mantooth, H.A. A Fault-Tolerant Hybrid Cascaded H-Bridge Multilevel Inverter. IEEE Trans. Power Electron. 2020, 35, 12702–12715.
- Agarwal, S.; Kapoor, A.K. Full-Fault-Tolerant Single-Phase 13-Level Cascaded Multilevel Inverter with Modified H-Bridge Modules. In Proceedings of the 2018 International Conference on Computing, Power and Communication Technologies, GUCON, Greater Noida, India, 28–29 September 2018; pp. 941–945.
- 62. Patel, M.D.; Pandya, D.J.; Raval, D.Y.; Yagnik, N.Y. Fault-Tolerant Structure for Cascaded Hbridge Multilevel Inverter using Relays. In Proceedings of the 8th International Conference on

Computation of Power, Energy, Information and Communication, ICCPEIC 2019, Melmaruvathur, India, 27–28 March 2019; pp. 8–13.

Retrieved from https://encyclopedia.pub/entry/history/show/86913